Quest DefenseQuest Defense

Senior FPGA Verification / UVM Architect

Added 5 hours ago

Engineers are the reason we exist—they’re the core of who we are. Embark on a journey with EXB Solutions at the forefront of technological innovation as we seek talented Engineers to shape the future of cutting-edge projects and contribute to a culture of excellence and creativity. What we do matters.

Quest Defense Systems & Solutions (QDSS) is seeking a Senior FPGA Verification / UVM Architect to lead the development of a scalable simulation and emulation environment for safety-critical FPGA systems.

This role sits at the intersection of UVM architecture, DO-254 compliance, and advanced simulation/emulation. You will help define and build a robust verification ecosystem while providing technical leadership and oversight across FPGA programs.

This is a high-impact role focused on building, assessing, and optimizing UVM-based verification environments to support complex aerospace systems.

Due to the nature of this role, all candidates must be a US Citizen or US Permanent Resident.

This role offers flexibility to work remotely, with occasional travel required for customer meetings, conferences, or internal events.

Key Responsibilities:

UVM Architecture & Simulation Environment Development

  • Architect and develop SystemVerilog/UVM-based verification environments for FPGA designs
  • Build scalable, reusable testbench infrastructure (agents, monitors, scoreboards, predictors)
  • Define verification strategies including sequences, constraints, and coverage models
  • Develop and enhance simulation environments to support block and full-chip verification

Emulation & Advanced Verification (Veloce)

  • Leverage Siemens Veloce (or similar emulation platforms) to accelerate verification and debug
  • Integrate simulation and emulation workflows for complex FPGA systems
  • Support high-speed interface validation (e.g., MV3 or similar protocols where applicable)

DO-254 Verification & Compliance

  • Ensure verification activities align with DO-254 DAL A/B objectives
  • Develop and review verification artifacts including:
    • Test plans, procedures, and cases
    • Requirements traceability matrices
    • Coverage and verification reports
  • Participate in design and verification reviews (PDR/CDR/VER)

Technical Oversight & Leadership

  • Assess and improve existing UVM environments, identifying gaps and inefficiencies
  • Provide guidance to distributed teams on UVM best practices and verification strategy
  • Support coverage closure (functional, code, assertion, FSM) and debug complex issues
  • Act as a technical lead/SME across FPGA verification efforts

Required Qualifications:

  • Bachelor’s/Master’s in Electrical Engineering or related field

  • 10+ years’ experience in FPGA/ASIC verification

  • Strong experience working in DO-254 environments (DAL A/B preferred), including requirements-based verification, traceability, and certification support

  • Deep expertise in SystemVerilog and UVM, including:

  • Architecture and development of scalable UVM testbenches (block and top-level)

  • Development of advanced UVM components (agents, monitors, scoreboards, predictors, sequences, register models)

  • Coverage-driven verification and closure strategies

  • Experience with UVMF or reusable verification frameworks and ability to lead or coordinate teams developing shared testbench environments

  • Experience performing technical reviews, audits, or compliance assessments, including review of:

  • Verification plans and strategies

  • UVM testbench architecture

  • Coverage models and metrics

  • Requirements traceability and test results

  • Direct experience with Siemens Veloce (or similar emulation platforms) for FPGA verification.

  • Familiarity with MV3 (Merge Version 3) protocol or similar high-speed communication protocols used for interfacing with graphics or display engines (i.e., GE5)

  • Strong RTL debug and simulation experience, including identifying and resolving issues in testbench implementation, interfaces, and data/control paths

  • Familiarity with tools such as Questasim and modern simulation/verification workflows

  • Strong communication skills for delivering findings and corrective-action recommendations

  • Self-motivated, proactive, and comfortable with remote collaboration

Desired Qualifications:

  • Code coverage analysis for RTL Source (Statement, Branch, Focused Expression and Condition Coverage)
  • Experience supporting board bring-up and HW/SW integration
  • Experience generating or reviewing DO-254 lifecycle documents
  • Experience with FAA/EASA SOI Audits
  • Experience with FPGA Validation on Target Hardware and/or creating automated test scripts for performing requirements-based testing on target hardware
  • Experience in using lab tools like Oscilloscope and Logic Analyzer with a good understanding of FPGA timin

Tools & Technologies:

  • Verilog/System Verilog / VHDL
  • UVM/UVMF
  • Python
  • Siemens Veloce
  • MV3 Protocol
  • IBM DOORS
  • DO-254 DAL A
  • Synergy
  • SVN/GitLab
  • Safety Critical Design Awareness
  • Requirements Based Testing
  • Change Tracking (JIRA or similar)
  • Questasim

The QDSS Advantage:  

At QDSS, our advantage is purpose-driven work, collaborative teams, and complex challenges that push boundaries and build lasting impact. You’ll grow your career while contributing to mission-critical programs that demand excellence and shape the future. 

What You’ll Find Here 

  • Work That Matters – Next-generation, safety- and mission-critical projects where your contributions have real-world impact. 
  • Growth That’s Supported – Competitive compensation, employer-matched 401(k), certification assistance, and clear opportunities for advancement. 
  • A Culture That Works – A flexible, collaborative, and people-first environment where teamwork, innovation, and balance are valued.

 

Benefits Include 

  • Competitive pay, comprehensive medical/dental/life and disability coverage, 401(k) with employer match, professional development support, and a flexible, friendly workplace.

 

Full compensation package is based on candidate experience and certifications

Pay Ranges

$150,000—$180,000 USD

At Quest Defense Systems and Solutions, we don’t just build technology — we engineer the future. From next-generation aerospace solutions to cutting-edge defense systems, we tackle the toughest, mission-critical challenges that keep people safe and push the boundaries of innovation. This is where problem-solvers, innovators, and visionary thinkers come together to shape the future. With over 25 years of aerospace and defense engineering expertise, our commitment to delivering high-quality, transformative solutions sets us apart — not just as an industry leader, but as a driving force for impactful change. Together, we’re not just leading the industry — we’re revolutionizing it.

Quest Defense provides equal employment opportunities to all employees and applicants for employment and prohibits discrimination and harassment of any type without regard to race, color, religion, age, sex, national origin, disability status, genetics, protected veteran status, sexual orientation, gender identity or expression, or any other characteristic protected by federal, state or local laws.

This policy applies to all terms and conditions of employment, including recruiting, hiring, placement, promotion, termination, layoff, recall, transfer, leaves of absence, compensation and training.The physical demands described here are representative of those that must be met by an employee to successfully perform the essential functions of this job. Reasonable accommodations may be made to enable individuals with disabilities to perform the essential functions.